To read this content please select one of the options below:

High-speed Cherry Hooper flash analog-to-digital converter

Nicolaas Faure (Department of Electrical, Electronic and Computer Engineering, University of Pretoria, Pretoria, South Africa)
Saurabh Sinha (Faculty of Engineering and the Built Environment, University of Johannesburg, South Africa and Department of Electrical, Electronic and Computer Engineering, University of Pretoria, Pretoria, South Africa)

Microelectronics International

ISSN: 1356-5362

Article publication date: 3 January 2017

129

Abstract

Purpose

The 60 GHz unlicensed band is being utilized for high-speed wireless networks with data rates in the gigabit range. To successfully make use of these high-speed signals in a digital system, a high-speed analog-to-digital converter (ADC) is necessary. This paper aims to present the use of a common collector (CC) input tree and Cherry Hooper (C-H) differential amplifier to enable analog-to-digital conversion at high frequencies.

Design/methodology/approach

The CC input tree is designed to separate the input Miller capacitance of each comparator stage. The CC stages are biased to obtain bandwidth speeds higher than the comparator stages while using less current than the comparator stages. The C-H differential amplifier is modified to accommodate the low breakdown voltages of the technology node and implemented as a comparator. The comparator stages are biased to obtain a high output voltage swing and have a small signal bandwidth up to 29 GHz. Simulations were performed using foundry development kits to verify circuit operation. A two-bit ADC was prototyped in IBM’s 130 nm SiGe BiCMOS 8HP technology node. Measurements were carried out on test printed circuit boards and compared with simulation results.

Findings

The use of the added CC input tree showed a simulated bandwidth improvement of approximately 3.23 times when compared to a basic flash architecture, for a two-bit ADC. Measured results showed an effective number of bits (ENOB) of 1.18, from DC up to 2 GHz, whereas the simulated result was 1.5. The maximum measured integral non-linearity and differential non-linearity was 0.33 LSB. The prototype ADC had a figure of merit of 42 pJ/sample.

Originality/value

The prototype ADC results showed that the group delay for the C-H comparator plays a critical role in ADC performance for high frequency input signals. For minimal component variation, the group delay between channels deviate from each other, causing incorrect output codes. The prototype ADC had a low gain which reduced the comparator performance. The two-bit CC C-H ADC is capable of achieving an ENOB close to 1.18, for frequencies up to 2 GHz, with 180 mW total power consumption.

Keywords

Citation

Faure, N. and Sinha, S. (2017), "High-speed Cherry Hooper flash analog-to-digital converter", Microelectronics International, Vol. 34 No. 1, pp. 22-29. https://doi.org/10.1108/MI-08-2015-0075

Publisher

:

Emerald Group Publishing Limited

Copyright © 2017, Emerald Publishing Limited

Related articles