To read this content please select one of the options below:

A new design strategy for bandwidth and efficiency enhancement in KA band CMOS power amplifier

Mohammad Sadegh Mirzajani Darestani (Department of Electrical Engineering, Arak Branch, Islamic Azad University, Arak, Iran)
Mohammad Bagher Tavakoli (Department of Electrical Engineering, Arak Branch, Islamic Azad University, Arak, Iran)
Parviz Amiri (Department of Electrical Engineering, Shahid Rajaee Teacher Training University, Tehran, Iran)

Circuit World

ISSN: 0305-6120

Article publication date: 17 September 2020

Issue publication date: 3 January 2022

292

Abstract

Purpose

The purpose of this paper is to propose a new design strategy to enhance the bandwidth and efficiency of the power amplifier.

Design/methodology/approach

To realize the introduced design strategy, a power amplifier was designed using TSMC CMOS 0.18um technology for operating in the Ka-band, i.e. the frequency range of 26.5-40 GHz. To design the power amplifier, first, a power divider (PD) with a very wide bandwidth, i.e. 1-40 GHz, was designed to cover the whole Ka-band. The designed Doherty power amplifier consisted of two different amplification paths called main and auxiliary. To amplify the signal in each of the two pathways, a cascade distributed power amplifier was used. The main reason for combining the distributed structure and cascade structure was to increase the gain and linearity of the power amplifier.

Findings

Measurements results for designed power dividers are in good agreement with simulations results. The simulation results for the introduced structure of the power amplifier indicated that the gain of the proposed power amplifier at the frequency of 26-35 GHz was more than 30 dB. The diagram of return loss at the input and output of the power amplifier in the whole Ka-band was less than −8dB. The maximum power-added efficiency (PAE) of the designed power amplifier was 80%. The output P1dB of the introduced structure was 36 dB and the output power of the power amplifier was 36 dBm. Finally, the IP3 value of the power amplifier was about 17 dB.

Originality/value

The strategy presented in this paper is based on the usage of Doherty and distributed structures and a new wideband power divider to benefit from their advantages simultaneously.

Keywords

Citation

Mirzajani Darestani, M.S., Tavakoli, M.B. and Amiri, P. (2022), "A new design strategy for bandwidth and efficiency enhancement in KA band CMOS power amplifier", Circuit World, Vol. 48 No. 1, pp. 14-27. https://doi.org/10.1108/CW-02-2020-0023

Publisher

:

Emerald Publishing Limited

Copyright © 2020, Emerald Publishing Limited

Related articles