TY - JOUR AB - Bumping is a prerequisite for flip‐chip attachment of bare dies. For silicon semiconductors bumping is normally performed on the ICs at wafer scale. Bumping can be performed by micro‐plating or vacuum deposition techniques. Mechanical methods are also well known. In this paper a bumping process based on tin/lead alloy plating is reported. The plating bath presented enables the deposition of both solder compositions used for flip‐chip attachment, the eutectic and the lead‐rich. All key issues of the plating process covering plating equipment, electrolyte characteristics and plating process parameters are discussed. Methods of bump characterisation and quality assurance are reported as an important part of the bumping process. The deciding process parameters leading to high quality solder bumps are demonstrated. VL - 14 IS - 1 SN - 1356-5362 DO - 10.1108/13565369710800420 UR - https://doi.org/10.1108/13565369710800420 AU - Richter H. AU - Ruess K. AU - Gemmler A. AU - Leonhard W. PY - 1997 Y1 - 1997/01/01 TI - Precision Tin/Lead Alloy Plating for Flip‐Chip Mounting Technology T2 - Microelectronics International PB - MCB UP Ltd SP - 9 EP - 13 Y2 - 2024/03/29 ER -